CDA 3201L - Thursday (3:30 - 4:45PM) Section 005 Lab #03 - Combinational Logic Circuits (3) 10/08/2016 - Steven Romeiro, Jennyfer Munoz

## Purpose & Objectives:

To build an arithmetic logic system that can add or subtract two 4-bit numbers. Part A of the lab required us to show how the 74LS83 Adder worked by adding two numbers together. These numbers were assumed unsigned and two's complement. Part B asked us to build a arithmetic system that could perform 4 function calculations with 4-bit numbers. The designs, implementations and their results will be shown below.

## **Components Used:**

| Name           | Туре                         | Quantity |
|----------------|------------------------------|----------|
| 74LS86         | XOR IC                       | 2        |
| 74LS04         | Inverter IC                  | 1        |
| 74LS02         | NOR IC                       | 1        |
| 74LS83         | Adder IC                     | 1        |
| 470 Ω Resistor | Resistor                     | 4        |
| LED            | Red LED                      | 4        |
| 74LS247        | BCD Decoder 7-<br>Segment IC | 1        |
| LED            | 7-Segment                    | 1        |
| Power Supply   | 5v                           | 1        |
| Wire Kit       | Assorted                     | 1        |

## **Description:**

#### Part A:

Demonstrate the addition operation of two 4-bit numbers:

- Unsigned:
  - o 0001 + 0010 = 0011
  - o 0010 + 1001 = 1011
  - 1101 + 1000 = 0101 (carry 1)
  - o 0110 + 0100 = 1010
- Two's Complement:
  - o 1111 + 1110 = 1101
  - o 1100 + 1110 = 1010
  - o 1001 + 1111 = 1000
  - o 1101 + 1110 = 1011

#### **Truth Tables**:

• Assumes carry in Low

|                       | Inpu                  | t A <sub>1-4</sub> |                       |                | Inpu           | t B <sub>1-4</sub> |                |    | Su | m Out | out            |                |
|-----------------------|-----------------------|--------------------|-----------------------|----------------|----------------|--------------------|----------------|----|----|-------|----------------|----------------|
| <b>A</b> <sub>4</sub> | <b>A</b> <sub>3</sub> | $A_2$              | <b>A</b> <sub>1</sub> | B <sub>4</sub> | B <sub>3</sub> | B <sub>2</sub>     | B <sub>1</sub> | Σ4 | Σ3 | Σ2    | Σ <sub>1</sub> | C <sub>4</sub> |
| 0                     | 0                     | 0                  | 1                     | 0              | 0              | 1                  | 0              | 0  | 0  | 1     | 1              | 0              |
| 0                     | 0                     | 1                  | 0                     | 1              | 0              | 0                  | 1              | 1  | 0  | 1     | 1              | 0              |
| 1                     | 1                     | 0                  | 1                     | 1              | 0              | 0                  | 0              | 0  | 1  | 0     | 1              | 1              |
| 0                     | 1                     | 1                  | 0                     | 0              | 1              | 0                  | 0              | 1  | 0  | 1     | 0              | 0              |

• Two's Complement - No Carry

|                       | Inpu                  | Input A <sub>1-4</sub> Input B <sub>1-4</sub> Sum Output |                       |                |                |                | Input B₁₋₄     |    |    |            |                |                |
|-----------------------|-----------------------|----------------------------------------------------------|-----------------------|----------------|----------------|----------------|----------------|----|----|------------|----------------|----------------|
| <b>A</b> <sub>4</sub> | <b>A</b> <sub>3</sub> | A <sub>2</sub>                                           | <b>A</b> <sub>1</sub> | B <sub>4</sub> | B <sub>3</sub> | B <sub>2</sub> | B <sub>1</sub> | Σ4 | Σ3 | $\Sigma_2$ | Σ <sub>1</sub> | C <sub>4</sub> |
| 1                     | 1                     | 1                                                        | 1                     | 1              | 1              | 1              | 0              | 1  | 1  | 0          | 1              | N/A            |
| 1                     | 1                     | 0                                                        | 0                     | 1              | 1              | 1              | 0              | 1  | 0  | 1          | 0              | N/A            |
| 1                     | 0                     | 0                                                        | 1                     | 1              | 1              | 1              | 1              | 1  | 0  | 0          | 0              | N/A            |
| 1                     | 1                     | 0                                                        | 1                     | 1              | 1              | 1              | 0              | 1  | 0  | 1          | 1              | N/A            |

| Α | В | Carry |
|---|---|-------|
| 0 | 0 | 0     |
| 0 | 1 | 0     |
| 1 | 0 | 0     |
| 1 | 1 | 1     |

| Α | В | Σ |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

## Boolean Expression:

$$\Sigma$$
 = A'B + AB' = A  $\oplus$  B

Carry = AB

## Diagram:





Circuit that implements the functions A+1, A-B, A+B, A-1 using the TTL 7483 4-bit adder.

#### Truth Table:

Out = Modified B<sub>1-4</sub> inputs on the Adder

| B <sub>1-4</sub> | So | S <sub>1</sub> | Out |
|------------------|----|----------------|-----|
| 0                | 0  | 0              | 0   |
| 0                | 0  | 1              | 1   |
| 0                | 1  | 0              | 0   |
| 0                | 1  | 1              | 1   |
| 1                | 0  | 0              | 0   |
| 1                | 0  | 1              | 0   |
| 1                | 1  | 0              | 1   |
| 1                | 1  | 1              | 1   |

Kmap:

| \$0\$1 | •  |    |    |    |
|--------|----|----|----|----|
| В      | 00 | 01 | 11 | 10 |
| 0      | 0  | 1  | 1  | 0  |
| 1      | 0  | 0  | 1  | 1) |

Boolean Expression:  $(B'S_1) + (BS_0)$ 

• Out = C<sub>In</sub> inputs on the adder.

| So | S <sub>1</sub> | Out |  |  |  |  |
|----|----------------|-----|--|--|--|--|
| 0  | 0              | 1   |  |  |  |  |
| 0  | 1              | 1   |  |  |  |  |
| 1  | 0              | 0   |  |  |  |  |
| 1  | 1              | 0   |  |  |  |  |

Kmap:

| \        | up. |   |
|----------|-----|---|
| S0<br>S1 | 0   | 1 |
| 0        | (1) | 0 |
| 1        | 1   | 0 |

Boolean Expression: So

#### **Diagrams:**



## **Continuing Diagrams:**



# **Discussion & Conclusion:**

For Part A we displayed our understanding of the Adder IC by expressing the expected outputs as truth tables and boolean expressions. The expected outputs verify with actual results as seen in the simulation diagrams and as displayed in the lab environment. We can clearly see that the

Adder simply does the operations as requested regardless of what binary number representation we use. The evaluation is carried out and it is up to the user to determine the convention being used.

For Part B we developed the arithmetic logic system that carried out the 4 function operations. These functions were selected via control units  $S_0$  and  $S_1$ . We built this logic circuit by tackling each function at a time. Starting with the simpler functions that simply add one and add 'B', we expanded the system as needed to accommodate more functions. After these functions were accommodated and the logic arithmetic circuit could perform the requested operations, we started working on the boolean expressions and truth tables for this design. We followed this approach to see if the system could be developed from scratch through a layering approach rather than starting from expected results and working inwards. The experience of layering a working system was incredibly valuable, it simulated a production environment where the need of the users continually change and the system is modified to keep up with demand. It took creativity and innovation on our part to develop a system through this layered approach. It was satisfying to see how our thinking process and system evolution matched up with the final, expected results.

### **Questions:**

1. Is the output valid for the following input combinations:

```
a. S0 = 0, S1 = 0, A = 7, B = 3?

(A + 1): 0111 + 0001 = 1000

• 8 in unsigned - valid
```

- O III diisigiled valid
- -8 in two's complement valid

```
b. S0 = 0, S1 = 1, A = 7, B = 3?

(A - B): 0111 - 0011 = 0100

• 4 in unsigned - valid
```

- 4 in unsigned valid
- 4 in two's complement valid

- Unsigned has no negative number representations.
- Two's Complement this operation is invalid since it's out of range.

```
d. S0 = 1, S1 = 1, A = -8, B = 6?
(A - 1): 1000 - 0001 =
```

- Unsigned has no negative number representations.
- In Two's Complement this operation is invalid since it goes out of range

2. What is the range of inputs (for both A and B) that will produce the valid output for all the functions?

If it is an unsigned representation, then the range is from 0 to 15. If it is in Two's Complement then the range is from -8 to +7.